Accès libre

Low Power Consumption Digital Clock Recovery Circuit Based on Threshold Crossing

À propos de cet article

Citez

[1] MENGALI, U.—D’ANDREA, A. N. : Synchronization Techniques for Digital Receivers, Plenum Press, N.Y., 1997.10.1007/978-1-4899-1807-9Search in Google Scholar

[2] GARDNER, F. M. : Phaselock Techniques, 3rd edition, Wiley, 2005.10.1002/0471732699Search in Google Scholar

[3] WHITE, S. C.—BEAULIEY, N. C. : On the Application of the Cramer-Rao and Detection Theory Bounds to Mean Square Error of Symbol Timing Recovery, IEEE Trans. Comm. 40 No. 10 (Oct 1992).10.1109/26.168794Search in Google Scholar

[4] NOELS, N.—WYMEERSCH, H.—STEENDAM, H.—MOENECLAEY, M. : True Cramer-Rao Bound for Timing Recovery from a Bandlimited Linearly Modulated Waveform with Unknown Carrier Phase and Frequency, IEEE Trans. Comm. 52 No. 3 (2004).10.1109/TCOMM.2004.823648Search in Google Scholar

[5] STOJANOVIC, N.—MAO, B.—ZHAO, Y. : Digital Phase Detector for Nyquist and Faster than Nyquist Systems, IEEE Commun. Lett. 18 No. 3 (Mar 2014), 511–514.10.1109/LCOMM.2014.012314.132364Search in Google Scholar

[6] GAPPMAIR, W. : Open-Loop Analysis of a Nonlinearly Modified Gardner Synchronizer, IEEE Commun. Lett. 18 No. 11 (Nov 2014), 1963–1966.10.1109/LCOMM.2014.2360177Search in Google Scholar

[7] AKYILDIZ, W.—SU, Y.—SANKARASUBRAMANIAM,—CAYIRCI, E. : Wireless Sensor Networks: A Survey, Comput. Netw. 38 No. 4 (Mar 2002), 393–422.10.1016/S1389-1286(01)00302-4Search in Google Scholar

[8] WANG, Y.—LIU, A.—GUO, D.—LIU, X. : Reduced-Complexity Non-Data-Aided Timing Recovery for PAM-based M-ary CPM Receivers, Radioengineering 21 No. 3 (Sep 2012).10.1109/WCNC.2013.6555198Search in Google Scholar

[9] LOTZE, J.—FAHMY, S. A.—NOGUERA, J.—DOYLE, L. E. : A Model-Based Approach to Cognitive Radio Design, IEEE J. Sel. Areas Commun. 29 No. 2 (Feb 2011).10.1109/JSAC.2011.110217Search in Google Scholar

[10] XIONG, F. : Digital Modulation Techniques, Second Edition, Artech House, 2006.Search in Google Scholar

[11] CORDESSES, L. : A Direct Digital Synthesis: A Tool for Periodic Wave Generation (Part I)a, IEEE Signal Processing Magazine 21 No. 4 (July 2004), 50–54.10.1109/MSP.2004.1311140Search in Google Scholar

[12] CESSNA, R. J.—DONALD, L. M. : Phase Noise and Transient Times for a Binary Quantized Digital Phase-Locked Loop in White Gaussian Noise, IEEE Trans. Comm. COM-20 No. 2 (Apr 1972).10.1109/TCOM.1972.1091128Search in Google Scholar

[13] KRATYUK, V.—HANUMOLU, P. K.—UN-KU MOON—MAYARAM, K. : A Design Procedure for All-Digital Phase-Locked Loops Based on a Charge-Pump Phase-Locked-Loop Analogy, IEEE Trans. on Circuits and Systems II 54 No. 3 (Mar 2007), 247–251.10.1109/TCSII.2006.889443Search in Google Scholar

[14] FOGEL, E.—GAVISH, M. : Performance Evaluation of Zero-Crossing-Based Bit Synchronizers, IEEE Trans. Comm. 37 No. 6 (June 1989).10.1109/26.31154Search in Google Scholar

[15] PANAYIOTOPOULOS, I.—DEMOSTHENES, G. D.—CONSTANTINOU, P. : Anti-Hangup Binary Quantized DPLL Technique for Timing Recovery in QAM Symbol-Rate Sampled Receivers, IEEE Trans. Comm. 49 No. 2 (Feb 2001).10.1109/26.905900Search in Google Scholar

[16] ITU-T Rec. G.812 (06/2004), “Timing requirements of slave clocks suitable for use as node clocks in synchronization networks”, International telecommunication union, 2004.Search in Google Scholar

[17] WOLFRAM, S. : An Elementary Introduction to the Wolfram Language, Wolfram Media, Inc, 2016.Search in Google Scholar

[18] Datasheet and related documents of Analog Devices AD603 chip are available online at: www.analog.com.Search in Google Scholar

[19] Datasheet and related documents of Xilinx XC2C256 chip are available online at: www.xilinx.com.Search in Google Scholar

[20] Datasheet and related documents of Silicon Labs Si5338 are available online at: www.silabs.com.Search in Google Scholar

eISSN:
1339-309X
Langue:
Anglais
Périodicité:
6 fois par an
Sujets de la revue:
Engineering, Introductions and Overviews, other