# A METHOD FOR CONTINUOUS TUNING OF MOSFET-RC FILTERS WITH EXTENDED CONTROL RANGE

Karolis Kiela — Romualdas Navickas \*

In this paper a tuning structure for a MOSFET?RC filters is presented. The proposed tuning structure is composed of switched resistor banks with voltage controlled transistors. The voltage controlled transistors use active feedback with extended control range for continuous filter parameter tuning, without degrading the total linearity performance of the filter. The proposed tuning structure is tested by implementing it in a second order low pass biquadratic filter cell in 65 nm CMOS technology. The designed filter has a highly reconfigurable response, ranging from Chebyshev to Bessel, a tuneable -3 dB bandwidth from 10 MHz to 100 MHz and can be used for multiple standard wireless solutions. Filter IIP3 performance is not degraded when the bandwidth is continuously tuned by 40 % with a 1 V pp input. The maximum power dissipation, including active feedback circuits, is 17.2 mW from a 1.2 V source when the filter is tuned to 100 MHz bandwidth.

Keywords: continuous tuning, integrated filter, linearity, MOSFET-RC, reconfigurable, software-defined radio

# **1 INTRODUCTION**

The ever-growing number of wireless communication standards has created a new trend in designs of wireless transceivers. Modern mobile transceivers should comply with a multitude of existing or developing wireless standards as the industry shifts to the software-defined radio (SDR) technology [1, 2]. Due to its simplicity, direct conversion transceiver architecture is best suited for SDR implementation [3]. The reconfigurable nature of the SDR requires that the baseband channel selection filters, used in direct conversion architectures, should have a high degree of filter configuration capabilities, mainly centered, but not limited to: bandwidth, power dissipation, filter response and order.

Most of the time, flexible channel selection filters are based on active-RC, gm-C or current amplifier designs [4, 5]. High bandwidth applications usually use gm-C filters, but for application that require high linearity active-RC filter are still the best due to their large dynamic range, although they suffer from variations in process, voltage and temperature (PVT) [6, 7]. PVT variation problem can be partially mitigated by the use of switched-R-MOSFET-C circuits, where accurate time-constants can be achieved based on duty cycle tuning [7]. Due to a more digital nature of the switching gates, even fully synthesizable solutions for switched-R-MOSFET-C circuits are reported [8]. One major drawback of such filters is the need of a high frequency clock signal to implement filter blocks with wide bandwidths. Moreover, a highly reconfigurable filter design, intended for SDR technology, could only be

achieved by adding complex divider circuits and a dedicated PLL, both of which increase the complexity and design time of the transceiver.

Compared to active-RC filters with fixed capacitor and resistor tuning steps [9], MOSFET-RC filter structures are more suited for SDR transceivers due to their tuning flexibility and accuracy. While high bandwidth MOSFET-RC filters usually dissipate more power than other filter types, precise Q tuning methods can reduce the total power consumption by optimizing the operational amplifier biasing currents [10, 11]. Nonetheless, one of the major drawbacks of continuous MOSFET-RC tuning is the linearity degradation due to the non-linear transistor behavior. In this work a tuning method with active feedback for structures of MOSFET-RC filter is proposed, which overcomes the linearity degradation problem when the filter is tuned over its bandwidth or Q settings and does not increase the noise generation as in the case of [12]. A low pass biguadratic filter cell is designed to test the proposed tuning structure. It uses only one type of resistor and capacitor blocks for the whole feedback chain, which reduces component mismatch variation and enables layout re-use.

#### **2 CIRCUIT DESIGN AND IMPLEMENTATION**

The structure of the low pass biquadratic filter cell implemented in a fully-deferential Tow-Thomas configuration is shown in Fig. 1(a). The filter uses the same capacitor tuning bank for the entire structure. The capacitor bank, shown in Fig. 1(b), is used for coarse frequency tuning and is made of n capacitors connected in

Micro and Nanosystems Design and Research Laboratory of Electronics faculty, Vilnius Gediminas Technical University, Sauletekio al. 3-B126, LT 10257 Vilnius, Lithuania, karolis.kiela@vgtu.lt \*

450 K. Kiela – R. Navickas: A METHOD FOR CONTINUOUS TUNING OF MOSFET-RC FILTERS WITH EXTENDED CONTROL RANGE



Fig. 1. (a) — structure of the filter, (b) — switched capacitor bank



Fig. 2. The proposed tuning resistor bank: (a) — SAFB structure, (b) — DAFB structure



Fig. 3. Active feedback amplifier

parallel, which are controlled by n number of  $C_{c[n]}$  control bits. The capacitors, with the exception of  $C_f$ , are made by multiplying the structure of  $C_1$  and doubles with each bit. The two-staged Miller compensated operational amplifier (OA) uses a long-tailed pair as input and a push-pull output stage to achieve wide bandwidth and low power consumption [13].

The proposed continuous tuning structure is shown in Fig. 2(a). This structure uses a single active feedback el-

ement (SAFB). A further extension to this structure is shown in Fig. 2(b), where dual active feedback elements (DAFB) are used. One type of structure is used for both filter resistors R and RQ, but their fixed and continuous control signals are independent. The proposed continuous tuning structure is made of fixed resistors  $R_1 - R_n$ . The series-connected pair made of an accordingly scaled n-type MOSFET transistor together with a parallel connected fixed resistor acts as the continuous variable tuning element. DAFB structure MOSFET width is doubled and the parallel connected resistor value reduced by a factor of 2 for each branch, when comparing it to the SAFB structure. The resistors branches are controlled by a binary (BCD) to decimal converted digital control word, meaning only one branch can be active at a time. The high impedance resistors  $R_{\rm LA}$  and  $R_{\rm LB}$  are used to linearize the MOSFET.

Active feedback amplifier (OA), shown in Fig. 3, is used to extend the range of voltage control for the active tuning MOSFET. Furthermore, the use of such an active feedback configuration removes the need of increased supply voltage for MOSFET control, compared to only passive realization. It uses a high gain folded cascade structure, with an output stage used to drive the feedback resistors  $R_{\rm fA}$  and  $R_{\rm fB}$ . SAFB structure control voltage



Fig. 4. Designed filter IIP3 and -3 dB bandwidth versus continuous control voltage: (a) — SAFB structure, (b) — DAFB structure

| Bandwidth (MHz)                                                                                                       |            | 10          |             |             | 100         |             |
|-----------------------------------------------------------------------------------------------------------------------|------------|-------------|-------------|-------------|-------------|-------------|
| Filter response                                                                                                       | Bessel     | Butterworth | Chebyshev   | Bessel      | Butterworth | Chebyshev   |
|                                                                                                                       |            |             | 1 dB ripple |             |             | 1 dB ripple |
| In-band IP3 $(dBm)^1$                                                                                                 | $37.5^{3}$ | $35.8^{3}$  | $35.0^{3}$  | -           | -           | -           |
|                                                                                                                       | $37.1^{4}$ | $36.4^4$    | $35.9^{4}$  | -           | -           | -           |
| In-band IP3 $(dBm)^2$                                                                                                 | -          | -           | -           | $36.7^{3}$  | $35.2^{3}$  | $34.9^{3}$  |
|                                                                                                                       | -          | -           | -           | $36.7^{4}$  | $35.4^{4}$  | $35.1^{4}$  |
| Integrated input-reffered                                                                                             | $123^{3}$  | $115^{3}$   | $111^{3}$   | $290.0^{3}$ | $267.0^{3}$ | $263.0^{3}$ |
| noise $(\mu V)$ rms                                                                                                   | $126^{4}$  | $119^{4}$   | $115^{4}$   | $305.0^{4}$ | $291.0^{4}$ | $283.0^{4}$ |
| In-band SFDR (dB)                                                                                                     | $72.0^{3}$ | $71.4^{3}$  | $71.5^{3}$  | $66.4^{3}$  | $66.0^{3}$  | $66.4^{3}$  |
|                                                                                                                       | $71.5^{4}$ | $71.6^{4}$  | $71.9^{4}$  | $66.2^{4}$  | $65.6^{4}$  | $66.2^{4}$  |
| Power (mW)                                                                                                            |            | 8.3         |             |             | 15          |             |
| Power of continuous                                                                                                   |            |             | $1.1^{3}$   |             |             |             |
| tuning circuits(mW)                                                                                                   |            |             | $2.2^{4}$   |             |             |             |
| Frequency range(MHz )                                                                                                 |            |             | 10-100      |             |             |             |
| Supply voltage (V)                                                                                                    |            |             | 1.2         |             |             |             |
| Technology (nm)                                                                                                       |            |             | CMOS 65     |             |             |             |
| ${}^{1}f_{1} = 1$ MHz, $f_{2} = 1.9$ MHz, input = 1 V pp; ${}^{2}f_{1} = 10$ MHz, $f_{2} = 19.0$ MHz, input = 1 V pp; |            |             |             |             |             |             |

Table 1. Performance summary

<sup>1</sup>  $f_1 = 1$  MHz,  $f_2 = 1.9$  MHz, input =1 V pp; <sup>2</sup>  $f_1 = 10$  MHz,  $f_2 = 19.0$  MHz, input = 1 V pp; <sup>3</sup> SAFB structure; <sup>4</sup> DAFB structure; <sup>5</sup> Integrated from 1 to 10/100 MHz

 $V_0$  can be calculated according to

$$V_{0} = A_{0}(V_{i+} - V_{i-}) = \frac{R_{fB}V_{i+} + R_{fA}(V_{i+} - V_{t})}{R_{fB} + \frac{R_{fB} + R_{fA}}{A_{0}}}$$
(1)

$$V_{\rm i-} = V_{\rm t} + \frac{R_{\rm fB}}{R_{\rm fA}} + R_{\rm fB} \left( V_0 - V_{\rm t} \right)$$
(2)

$$V_{i+} = \frac{V_{s}(R_{n} + R_{LA}) + R_{LB}V_{r} + R_{n}\frac{R_{LB}V_{sw} + R_{LA}V_{s}}{R_{0Mn}||R_{nx2}}}{R_{n} + R_{LA} + R_{LB} + R_{n}\frac{R_{LA} + R_{LB}}{R_{0Mn}||R_{nx2}}}$$
(3)

Here,  $A_0$  is the open-loop gain of the active feedback amplifier;  $V_r$  and  $V_{sw}$  are common mode voltage levels at nodes res and sw respectively;  $R_n$  and  $R_{nx2}$  is the value of selected resistor, including the channel resistance of series-connected switch (SWn);  $R_{0Mn}$  is the channel resistance of the continuously tunable MOSFET, where the resistance for the region of linear operation can be calculated from (4), [14]. Control voltage for DAFB structure can be derived in the same manner as for the SAFB structure.

$$R_{0Mn} = \frac{L}{W\mu_n C_{0x} \left( [V_{GS} - V_{th}] - \frac{V_{DS}}{2} \right)}$$
(4)

## **3 SIMULATION RESULTS**

The filter was designed and simulated in 65 nm CMOS technology. The proposed design uses 5 fixed branches to

452 K. Kiela – R. Navickas: A METHOD FOR CONTINUOUS TUNING OF MOSFET-RC FILTERS WITH EXTENDED CONTROL RANGE



Fig. 5. Phase Noise simulation results at DCO and divide-by-2 outputs, when operating at highest operating frequency



Fig. 6. R and RQ resistance versus the continuous control voltage

implement a resistor bank with a continuously variable resistance from 800 to 30 k $\Omega$ . It occupies an area of 0.16 mm<sup>2</sup> excluding supply and ground lines. A filter with a SAFB structure occupies and area of 0.14 mm<sup>2</sup>.

Filter, designed with a SAFB and DAFB tuning structure, in-band IP3 performance over the tuned bandwidth is shown in Fig. 4 when a 1 V pp signal is applied to its input. Fore a SAFB tuning structure, the in-band IP3 performance is not affected when the bandwidth is continuously tuned by 15 %. When DAFB structure is used instead, the in-band IP3 performance is not affected for a 40 % of the continuous bandwidth tuning range.

Fig. 5 shows the voltage amplitude and group delay responses of the designed filter at 10 and 100 MHz. Using either SAFB or DAFB continuous tuning structures, the filter can be tuned to achieve Bessel, Butterworth and Chebyshev with 1 dB in-band ripple responses. Both SAFB and DAFB structures can be tuned to conditions shown in Fig. 5.

Figure 6 shows the graphs of resistor banks R and RQ resistance versus the continuous control voltage. The proposed design uses 5 fixed branches to implement a resistor bank with a continuously variable resistance from 800 to  $30 \text{ k}\Omega$ . Table I gives the overall performance summary for

the designed 2nd order low pass biquadratic filter with the proposed continuous tuning structure.

### 4 CONCLUSIONS

A new tuning structure of resistor bank for MOSFET-RC filters was proposed in this work. The structure was tested by designing a 2-nd order low pass biquadratic filter in 65 nm CMOS technology, with a layout size of  $0.16 \text{ mm}^2$ . Post layout simulations verify that designed filter bandwidth can be tuned from 10 to 100 MHz. By using the proposed continuous tuning structure, the designed filter response can be electronically reconfigured to meet a broad range of responses, ranging from Bessel to Chebyshev. Furthermore, the proposed tuning structure does not degrade in-band IP3 performance when the filter is continuously tuned up to 40 % of its bandwidth and can be used for multiple standard wireless solutions.

#### References

 GIANNINI, V.—CRANINCKX, J.—AMICO, S. D.—BASCHI-ROTTO, A.: Flexible baseband analog circuits for software-defined radio front-ends, IEEE J. Solid-State Circuits 42 (2007).

- [2] ISHIHARA, N.—AMAKAWA, S.—KAZUYA, M. :: RF CMOS [12] ASLANZADEH, H. A.—PANKRATZ, E. J.—SNCHEZ-SINENintegrated circuit: History, current status and future prospects, IEICE transactions on Fundamentals of Electronics, Communications and Computer Sciences 94 (2011).
- [3] HWANG, J. H.-LEE, M. Y.-JEONG, C. Y.-YOO, C.: Active-RC channel selection filter tunable from 6 kHz to 18 MHz for software-defined radio, IEEE International Symposium on Circuits and Systems (2005).
- [4] KIM, B.—DAEIK, K.: Low-voltage current-mode integrator for channel selection filter, IEICE Electronics Express 11 (2014).
- SOTNER, R.-JERABEK, J.-HERENCSAR, N.-PROKOP, [5]R.—LAHIRI, A.—DOSTAL, T.—VRBA, K.: FirstOrder Transfer Sections with ReconnectionLess Electronically Reconfigurable HighPass, AllPass and Direct Transfer Character, Journal of Electrical Engineering 67 No. 1 (2016).
- [6] KURAHASHI, P.-HANUMOLU, P. K.-TEMES, G. C.-MOON, U. K.: Design of low-voltage highly linear switched-R-MOSFET-C filters, IEEE J. Solid-State Circuits 42 (2007).
- [7] TSIVIDIS, Y.—BANU, M.—KHOURY, J.: Continuous-time MOSFET-C filters in VLSI, IEEE J. Solid-State Circuits 21 (1986).
- [8] LIU, J.-FAHMY, A.-KIM, T.-MAGHARI, N.: A fully synthe sized 0.4 V 77dB SFDR reprogrammable SRMC filter using digital standard cells, IEEE Custom Integrated Circuits Conference (2015).
- [9] SUNGHO, B.—JEONG, S.—SUNKI, M.—HWANG, M. W.— KYUTAE, L.—TENTZERIS, E. M.: A 0.56 MHz Active-RC LPF with Fine Gain Steps Using Binary Interpolated Resistor Banks, IEICE transactions on electronics 94 (2011).
- [10] KOUSAI, S.—HAMADA, M.—ITAKURA, T.: A Novel Automatic Quality Factor Tuning Scheme for a Low-Power Wideband Active-RC Filter, IEICE transactions on Fundamentals of Electronics, Communications and Computer Sciences 92, yr2009.
- [11] KOUSAI, S.-HAMADA, M.-ITO, R.-ITAKURA, T.: A 19.7 MHz, fifth-order active-RC Chebyshev LPF for draft IEEE802. 11n with automatic quality-factor tuning scheme IEEE J. Solid-State Circuits.

- CIO, E.: A 1-V+ 31 dBm IIP3, reconfigurable, continuously tunable, power-adjustable active-RC LPF, IEEE J. Solid-State Circuits 44 (2009), 495.
- [13] ITO, R.-IAKURA, T.: Phase compensation techniques for low-power operational amplifiers, IEICE transactions on electronics 93 (2010).
- [14] SUZUKI, T.-TAKAO, O.-YONEYAMA, T.: Design and simulation of 4Q-multiplier using linear and saturation regions of MOSFET complementally, IEICE transactions on Fundamentals of Electronics, Communications and Computer Sciences 85 (2002).

#### Received 6 September 2016

Karolis Kiela (Ing, MSc) received his Ing and MSc degrees in the Department of Computer Engineering, from Faculty of Electronics, Vilnius Gediminas Technical University (VGTU), Lithuania in 2010 and 2012 years respectively. He is currently pursuing the PhD degree in the Department of Computer Engineering from Faculty of Electronics, Vilnius Gediminas Technical University, Lithuania. His interests are integrated flexible baseband circuits for software defined radio applications. He is a student member of IEEE and IEICE.

Romualdas Navickas (Prof, DrHb) received the electronics engineer degree in 1973 at Kaunas Polytechnical Institute; candidate of technical science (CTS) degree of USSR in 1984 from Electronics Institute of Science Academy Belorussia, Minsk; doctor of technical sciences degree in 1993 from Lithuanian Council of Science (nostrified CTS); Doctor Habilitatus of technological sciences, in 2003. From 2004 he is a professor at Computer Engineering Department of Vilnius Gediminas technical university. His current research interests are in the field of micro-and nanoelectronics, high-speed integrated circuit design, self-formation processes of nano- and microstructures. Dr Habil Romualdas Navickas is author of 4 books, he has made more than 80 publications, has 8 patents. He is a senior member of IEEE.