Feedback control of three-Level PWM rectifier: Application to the stabilization of DC Voltages of five-level NPC active power filter

THAMEUR ABDELKRIM, EL MADJID BERKOUK, TARAK BENSILIMANE and KARIMA BENAMRANE

One of the most important drawbacks of the three phases five-level NPC (Neutral Point Clamped) Active Power Filter (APF) is the neutral point balance. As the consequence, the capacitors voltages of the input DC bus of the APF are not equal which constitutes the major limitation for the use of this power converter. In order to stabilize these DC voltages, it is proposed in this paper to study the cascade constituted by three phases three-level PWM rectifier-clamping bridge filter-five-level NPC APF. In the first part, the authors present a topology of five-level NPC Voltage Source Inverter (VSI), and then, they propose a model of this converter and its PWM control strategy. In the second part, the modeling and control of three-level PWM current rectifier is presented. In the third part, to remedy to instability problem of the input capacitors DC voltages of the APF, the authors propose feedback control of the three-level PWM rectifier followed by clamping bridge filter. After that, the sliding mode regulator used to control the active filter is developed. The obtained results are full of promise to use this topology of APF in high voltage and high power applications.

Key words: active power filter, NPC multilevel inverter, feedback control, PWM current rectifier, clamping bridge filter

1. Introduction

The increasing use of control systems based on power electronics in industry involves more and more disturbance problems in the level of the electrical power supply networks [1]. Thus, one remarks a regular increase in currents harmonic distortion and unbalance rates, as well as an important consumption of the reactive power. These harmonic currents yield voltage harmonics and unbalances via impedance of power supply network, which infects the sinusoidal waveform of the electrical power supply voltage. Obviously, these disturbances cause negative consequences on electrical equip-
ment, such as strong heating, sudden stopping of the revolving machines or even the total destruction of the equipment.

Several solutions for reducing harmonic current in electrical power supply networks were proposed. Those which satisfy more the industrial constraints are the active compensators such as shunt active filter, series active filter and combined shunt-series active filters.

In fact, the main role of active filtering is to constantly control the harmonic distortion in an active way by the compensation of the harmonics [2-3]. European standards CEI 61000-3-4 and CEI 61000-3-6 define low, medium and high voltage power supply networks harmonic currents limits [4].

Research on the shunt active filters implied different works concerning harmonics identification methods such as Fourier transform method [5], the method of synchronous reference frame (d-q) [6], and control strategies such as sliding mode regulators, artificial neural networks and fuzzy logic controllers [7-9]. The structures of the filters also knew an evolution, from two-level converters [10-11] to multilevel converters [12-14]. In high power applications, this latter is more adequate, compared to the conventional two-level structure, simply because of the low harmonic distortion rate of source voltage and current, low switching frequency besides no need to use transformer [15-17]. Various topologies are developed such as flying capacitor multilevel converters, diode clamped multilevel converters, NPC multilevel converters, and H bridge multilevel converters. Research works concerning the use of the three-level voltage source filters in medium voltage power supply applications are developed [17-18].

The unbalance of the different DC voltage sources of the multi-level (NPC) active power filters constitutes the major limitation for the use of these power converters.

The objective of this paper is to stabilize the input DC voltages of five-level NPC APF. For this purpose, a feedback control of three-level PWM rectifier followed by clamping bridge filter is used. This APF is applied for the enhancement of 4kV (ph-ph) network power quality by compensation of harmonic currents produced by an induction motor speed variator (Fig. 1). This variator consists in cascaded thyristor bridge rectifier-clamping bridge filter-three-level PWM NPC VSI-vector controlled induction motor.

The 8.2kV DC bus of the APF contains four series capacitors. It is fed via a PWM controlled three-level current rectifier fed by the same power supply network.

First part is dedicated to the presentation of the mean values model of the three phases five-level NPC VSI with its four carriers triangulo-sinusoidal PWM control strategy. In the second part, the modeling and control of three-level PWM current rectifier is presented. After that the control strategy of the input DC voltages of multilevel NPC APF is presented. The five-level shunt APF is controlled using a sliding mode regulator. At the end, simulation results are presented.
Figure 1. Synoptic diagram of application of shunt APF on power supply fed cascaded thyristor bridge rectifier-clamping bridge filter-three level VSI-induction motor.
2. Modeling of five-level NPC voltage source inverter

2.1. Knowledge model of five-level NPC VSI

The three phases five-level NPC VSI is constituted by three legs and four DC voltage sources. Every leg has eight bi-directional switches, six in series and two in parallel, and two diodes to get the zero voltage for $V_{KM}$ ($V_{KM}$ is the voltage of the phase $K$ relatively to the middle point $M$ and $K = A, B, C$) (Fig. 2). Every switch is composed by a transistor and a diode in anti-parallel. This inverter is fed by a battery of voltage $E$ [19].

![Figure 2. Five-level NPC voltage source inverter.](image)

The switch connection function $F_{ks}$ indicates the opened or closed state of the switch $T_{ks}$:

$$F_{ks} = \begin{cases} 
1 & \text{if } T_{ks} \text{ close} \\
0 & \text{if } T_{ks} \text{ open.}
\end{cases}$$

(1)

We define a half leg connection function $F_{Km}^b$ as:

$$\begin{align*}
F_{K1}^b &= F_{K1}F_{K2}F_{K3} \\
F_{K0}^b &= F_{K4}F_{K5}F_{K6}
\end{align*}$$

(2)
where \( m = 1 \) refers to the lower half leg and \( m = 0 \) to the upper half leg.

For a leg \( K \), several complementary control laws are possible for the five-level NPC VSI. The optimal control law of this inverter is:

\[
\begin{align*}
    B_{k5} &= \bar{B}_{k1} \\
    B_{k4} &= \bar{B}_{k2} \\
    B_{k6} &= \bar{B}_{k3} \\
    B_{k7} &= B_{k1}B_{k2}\bar{B}_{k3} \\
    B_{k8} &= B_{k4}B_{k5}\bar{B}_{k6}
\end{align*}
\]  

(3)

where \( B_{ks} \) represents the gate control of the switch \( T_{ks} \); \( k = 1, 2, 3 \) and \( s = 1 \ldots 8 \).

Tab. 1 represents the excitation table of switches of a leg of the converter.

The output voltages relatively to the middle point \( M \) of the inverter, using the connection functions, are given as follows:

\[
\begin{bmatrix}
    V_{AM} \\
    V_{BM} \\
    V_{CM}
\end{bmatrix} = \begin{bmatrix}
    F_{17} + F_{11}^b \\
    F_{27} + F_{21}^b \\
    F_{37} + F_{31}^b
\end{bmatrix} U_{c1} + \begin{bmatrix}
    F_{11}^b \\
    F_{21}^b \\
    F_{31}^b
\end{bmatrix} U_{c2} - \begin{bmatrix}
    F_{18} + F_{10}^b \\
    F_{28} + F_{20}^b \\
    F_{38} + F_{30}^b
\end{bmatrix} U_{c3} - \begin{bmatrix}
    F_{10}^b \\
    F_{20}^b \\
    F_{30}^b
\end{bmatrix} U_{c4}.
\]  

(4)

The output voltages relatively to the point \( N \) and the input currents \( i_{d1}, i_{d2}, i_{d3}, i_{d4}, i_{d0} \) of the inverter using the connection functions and load currents \( i_1, i_2 \) and \( i_3 \) are given as follows:

\[
\begin{bmatrix}
    V_A \\
    V_B \\
    V_C
\end{bmatrix} = \frac{1}{3} \begin{bmatrix}
    2 & -1 & -1 \\
    -1 & 2 & -1 \\
    -1 & -1 & 2
\end{bmatrix} \left\{ \begin{bmatrix}
    F_{17} + F_{11}^b \\
    F_{27} + F_{21}^b \\
    F_{37} + F_{31}^b
\end{bmatrix} U_{c1} + \begin{bmatrix}
    F_{11}^b \\
    F_{21}^b \\
    F_{31}^b
\end{bmatrix} U_{c2} - \begin{bmatrix}
    F_{18} + F_{10}^b \\
    F_{28} + F_{20}^b \\
    F_{38} + F_{30}^b
\end{bmatrix} U_{c3} - \begin{bmatrix}
    F_{10}^b \\
    F_{20}^b \\
    F_{30}^b
\end{bmatrix} U_{c4} \right\},
\]  

\[
\begin{align*}
    i_{d1} &= F_{11}^bi_1 + F_{21}^bi_2 + F_{31}^bi_3 \\
    i_{d2} &= F_{17}i_1 + F_{27}i_2 + F_{37}i_3 \\
    i_{d3} &= F_{18}i_1 + F_{28}i_2 + F_{38}i_3 \\
    i_{d4} &= F_{10}^bi_1 + F_{20}^bi_2 + F_{30}^bi_3 \\
    i_{d0} &= i_1 + i_2 + i_3 - i_{d1} - i_{d2} - i_{d3} - i_{d4}
\end{align*}
\]  

(6)

Equation (7) defines the capacitors currents \( i_{c1}, i_{c2}, i_{c3} \) and \( i_{c4} \) of the five-level inverter using the input currents \( i_{d1}, i_{d2}, i_{d3}, i_{d4}, i_{d0} \) and battery current \( I_{red} \).
Table 2. Excitation table of a leg $K$ of five-level NPC VSI

<table>
<thead>
<tr>
<th>$B_{k1}$</th>
<th>$B_{k2}$</th>
<th>$B_{k3}$</th>
<th>$V_{kM}$</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>$U_{c1} + U_{c2}$</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>$U_{c1}$</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>$-U_{c3}$</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>$-U_{c3} - U_{c4}$</td>
</tr>
</tbody>
</table>

\[
\begin{align*}
    i_{c1} &= C_1 \frac{dU_{c1}}{dt} = I_{\text{red}} - i_{d1} - i_{d2} \\
    i_{c2} &= C_2 \frac{dU_{c2}}{dt} = I_{\text{red}} - i_{d1} \\
    i_{c3} &= C_3 \frac{dU_{c3}}{dt} = I_{\text{red}} - i_{d1} - i_{d2} - i_{d0} \\
    i_{c4} &= C_4 \frac{dU_{c4}}{dt} = I_{\text{red}} - i_{d1} - i_{d2} - i_{d3} - i_{d0}.
\end{align*}
\]

(7)

2.2. Control model

The model established above is discontinuous. It is used to simulate and to validate control algorithms. To adapt this model in order to use it to drive the inverter, we define the generating functions. The generating connection function $F_{ksg}$ is a continuous function which represents average value of connection function $F_{ks}$ on a modulation period $T_m$ supposed very small:

\[
F_{ksg} = \left[ \frac{1}{T_m} \int_{nT_m}^{(n+1)T_m} F_{ks}(t) \, dt \right] \in [0, 1] \quad \text{with} \quad n \in \mathbb{N} \quad \text{and} \quad T_m \to 0.
\]

(8)

The control model of three phases five-level NPC VSI, deduced from the system (8) and by supposing capacitors voltages equal to $U_c$, is given by the following equation where $\langle V_A \rangle$, $\langle V_B \rangle$ and $\langle V_C \rangle$ represent the mean value of the instantaneous ones.
\[
\begin{bmatrix}
\langle V_A \rangle \\
\langle V_B \rangle \\
\langle V_C \rangle
\end{bmatrix} = \frac{1}{3} \begin{bmatrix}
2 & -1 & -1 \\
-1 & 2 & -1 \\
-1 & -1 & 2
\end{bmatrix} \begin{bmatrix}
(F_{11}^{bT})_g - (F_{10}^{bT})_g \\
(F_{21}^{bT})_g - (F_{20}^{bT})_g \\
(F_{31}^{bT})_g - (F_{30}^{bT})_g
\end{bmatrix} U_c
\]

(9)

with

\[
(F_{i1}^{bT})_g = (F_{i7})_g + 2(F_{i1})_g \\
(F_{i0}^{bT})_g = (F_{i8})_g + 2(F_{i0})_g
\]

(10)

### 2.3. PWM strategy of the five-level NPC VSI

Two-level carrier-based PWM techniques have been extended to multilevel inverters using several triangular carrier signals and one reference signal per phase. For N-level inverter, (N - 1) carriers with the same frequency \(f_c\) and same peak-to-peak amplitude \(A_c\) are disposed such that the bands they occupy are contiguous. The reference, or modulation, wave form has peak-to-peak amplitude \(A_m\) and frequency \(f_m\), and its centered in the middle of the carrier set. The reference is continuously compared with each of the carrier signals (Fig. 3). If the reference is greater than a carrier signal, then the active device corresponding to that carrier is switched-on; and if the reference is less than a carrier signal, then the active device corresponding to that carrier is switched-off. In multilevel inverters, the amplitude modulation index, \(m_a\), and the frequency ratio, \(m_f\), are defined as [20-22]:

\[
\begin{align*}
\{ m_a &= \frac{A_m}{A_c}, \\
\{ m_f &= \frac{f_c}{f_m}. 
\end{align*}
\]

(11)

The different input DC voltages of the inverter are fed by a battery \(E\) (Fig. 2). Fig. 4 shows the simple output voltage \(V_A\) of the five-level NPC VSI controlled by the PWM strategy for \(m_f = 9\) and \(m_a = 0.8\). Fig. 5 displays the voltages across input capacitors. It can be noted that these capacitors voltages are unbalanced.

### 3. Modeling and control of three-level PWM current rectifier

The advantages of three-level PWM current rectifier topology (Fig. 6) are well known and have been applied in medium voltage and high power applications in the last years [20].
3.1. Modeling of three-level PWM current rectifier

The reversibility of the three-level VSI allows it to work as current rectifier. The input voltages of three-level PWM rectifier are defined as follows:

$$\begin{bmatrix} V_{AR} \\ V_{BR} \\ V_{CR} \end{bmatrix} = \frac{1}{3} \begin{bmatrix} 2 & -1 & -1 \\ -1 & 2 & -1 \\ -1 & -1 & 2 \end{bmatrix} \begin{bmatrix} F_{11}^b \\ F_{21}^b \\ F_{31}^b \end{bmatrix} U_{rc1} - \begin{bmatrix} F_{10}^b \\ F_{20}^b \\ F_{30}^b \end{bmatrix} U_{rc2}. \quad (12)$$

The rectifier output currents are given as follows:

$$\begin{cases} i_{rec1} = F_{11}^b i_{rec10} + F_{21}^b i_{rec20} + F_{31}^b i_{rec30} \\ i_{rec2} = F_{10}^b i_{rec10} + F_{20}^b i_{rec20} + F_{30}^b i_{rec30} \end{cases} \quad (13)$$

with $i_{rec0} = -(i_{rec1} + i_{rec2})$. 

Figure 3. Triangulo-sinusoidal strategy with four bipolar carriers ($m_f = 9, m_a = 0.8$).

Figure 4. Simple output voltage $V_A$ ($m_f = 9, m_a = 0.8$).
3.2. Double band hysteresis current control

The basic principle of the double band hysteresis current control is based on the classical hysteresis control applied to conventional two-level inverters. Two hysteresis bands (Upper and Lower Commutation Bands) around the reference current are defined. The hysteresis bands are actually superimposed but to differentiate them, they will be...
named as upper and lower band. The hysteresis algorithm is given by equation (15) and Fig. 7.

$$\varepsilon_i = i_{\text{reci}} - i_{\text{reci0 ref}}$$  \hspace{1cm} (14)

$\varepsilon_i$ is the difference between reference current $i_{\text{reci0 ref}}$ and source current $i_{\text{reci0}}$:

$$\begin{cases} 
[ (\varepsilon_i \geq \Delta h) \text{ or } (\varepsilon_i \leq 2\Delta h) ] & \Rightarrow B_{i1} = 1, B_{i2} = 0 \\
[ (\varepsilon_i \leq -\Delta h) \text{ or } (\varepsilon_i \geq -2\Delta h) ] & \Rightarrow B_{i1} = 0, B_{i2} = 0 \\
(\varepsilon_i > 2\Delta h) & \Rightarrow B_{i1} = 0, B_{i2} = 1 \\
(\varepsilon_i < -2\Delta h) & \Rightarrow B_{i1} = 1, B_{i2} = 1 
\end{cases}$$  \hspace{1cm} (15)

$\Delta h$ is hysteresis band width.

Figure 7. Principle of the hysteresis control.

4. Control strategy of the input DC voltages of multilevel NPC APF

In this part, one proposes to remedy to the problem of the instability of the output DC voltages of PWM rectifier, by using a clamping bridge filter and feedback control of the output DC voltage of PWM multilevel rectifier [21-24].

4.1. Modeling and control of clamping bridge

The clamping bridge cell is a simple circuit constituted by a transistor and a resistor in series connected in parallel with a capacitor as shown in Fig. 8. The transistors are controlled in order to maintain the equality of the different voltages [25-26].

In this part, the model of the intermediate filter with clamping bridge is defined by the following equation:

$$C_i \frac{dU_{ci}}{dt} = I_{\text{redi}} + i_{r(i+1)} + i_{c(i+1)} - i_{di} - i_{ri}$$  \hspace{1cm} (16)

with $i_{ri} = T_i \frac{U_{ci}}{R_i}$.

The transistor is controlled using the following algorithm:
where $d_r$ is hysteresis band width.

4.2. Multi DC bus link voltage controller

In this part, one proposes to enslave the output DC voltage of three-level PWM current rectifier using a PI-based feedback control. The synoptic diagram of three-level PWM current rectifier control is shown in Fig. 9 [21]. The transfer functions $G_I(s)$ and $G_V(s)$ are expressed as follows:

$$G_I(s) = \frac{1}{R_i \left( 1 + \frac{L_r}{R_i} s \right)},$$  \hspace{1cm} (18)

$$G_V(s) = \frac{1}{C_s}.$$  \hspace{1cm} (19)

The modeling of this loop is based on the instantaneous power conservation principle with no loss hypothesis. This loop imposes the root mean square (rms) value of network current [27-28].

Input and output powers are:
Different quantities \( I_{\text{rectm}}, i_{\text{load}}, i_c \) are defined as follows:

\[
\begin{align*}
 I_{\text{rectm}} &= \frac{I_{\text{red1}} - I_{\text{red2}}}{2} \\
 i_{\text{load}} &= \frac{i_{d1} - i_{d2}}{2} \\
 i_c &= I_{\text{rectm}} - i_{\text{load}}.
\end{align*}
\]  

(21)

Using of the power conservation principle and neglecting of joules loss in the resistor \( R_r \), and considering a sinusoidal supply network current in phase with corresponding voltage \( V_{si} \), it can be written:

\[
3 V_{si} i_{\text{reci}0} = 2 U_{cm} (i_c + i_{\text{load}}).
\]  

(22)

5. Active power filter control

A voltage source of 4 kV (ph-ph) and a frequency \( f_s = 50 \)Hz is considered. It feeds cascaded thyristor bridge rectifier-clamping bridge filter-three-level NPC VSI-induction motor which represents the induction motor speed variator illustrated in Fig. 10. This
load produces a distorted current of 54.44% THD which is above the tolerated THD limit standard. This current with its spectral analysis are presented in Fig. 11. Three-level VSI input DC voltages $U_{red1}$ and $U_{red2}$ are depicted in Fig. 12.

![Figure 10. Induction motor speed variator.](image)

![Figure 11. Current drawn by the induction motor speed variator THD=54.44%.](image)
Torque and speed features of this motor are presented in Fig. 13. At $t = 10$ sec, rated torque ($T_n = 7.6$ kNm) is applied. It is noticed that the speed turns back to its reference (1500 rpm) after a slight decrease.
Active power filter is controlled using sliding mode regulator. It consists in pulling state trajectory of controlled variable towards the sliding surface and makes its evolution with a certain dynamic till the equilibrium point. Sliding mode regulators design considers systematically stability issues and desired performances. Implementation of this method is done basically in three steps. First, made the choice of sliding surface, then satisfy the convergence condition and calculate the control law \[7-9], [29-30].

The model of active filter associated to supply network is presented by equation (23). We would control active filter current. For that, we choose the sliding surface \(S_s\) as indicated in equation (24).

\[
V_{\text{ref}K} - V_K = R_f i_f K + L_f \frac{di_f K}{dt}
\]

(23)

with \(V_K = V_{SK} - R_{cc} i_{SK} - L_{cc} \frac{di_{SK}}{dt}\); \(K = 1, 2\) and \(3\),

\[
S_s = i_{\text{ref}K} - i_f K
\]

(24)

where \(i_{\text{ref}K}\) is the harmonic current reference and \(i_f K\) the active filter current of phase \(K\). Its derivative is:

\[
\dot{S}_s = i_{\text{ref}K} - \dot{i}_f K.
\]

(25)

By substituting (25) in (23) and by considering the sliding mode condition \(\dot{S}_s = 0\), one obtains the equivalent control law.

\[
V_{\text{ref,eq}} = R_f i_f K + L_f \frac{di_{\text{ref}K}}{dt} + V_K.
\]

(26)

Condition \(S_s \cdot \dot{S}_s < 0\) assures the attraction of the trajectory toward the sliding surface. To verify this condition, it’s sufficient to choose:

\[
V_{\text{ref,att}} = k \frac{S_s}{|S_s| + \lambda}
\]

(27)

where \(k\) is the amplification coefficient and \(\lambda\) is the damping coefficient.

Finally, one gets the following control law.

\[
V_{\text{ref}} = V_{\text{ref,eq}} + V_{\text{ref,att}} = R_f i_f K + L_f \frac{di_{\text{ref}K}}{dt} + V_K + k \frac{S_s}{|S_s| + \lambda}.
\]

(28)

As shown in Fig. 1, the input DC bus of NPC five-level shunt APF is fed by a three-level PWM current rectifier followed by clamping bridge filter. This rectifier is fed by the same power supply network feeding the speed variator. The application of the feedback control on the rectifier allows getting a stable total output DC voltage around its reference. Balancing capacitors voltages is guaranteed by the clamping bridges.

Fig. 14 illustrates the output DC voltages \(U_{rc1}\) and \(U_{rc2}\) of three-level PWM rectifier. This voltages is maintained around its 4.1kV reference voltage before and after application of clamping bridges at \(t = 13s\).
Fig. 14 shows DC bus capacitors voltages before and after application of clamping bridges. Before $t = 13s$, these voltages diverge, but the total voltage remains constant. Application of clamping bridges allows getting stable capacitors voltages around their reference.
Fig. 16.a presents first phase PWM three-level rectifier current $i_{\text{rec}10}$ and its reference current $i_{\text{rec}10\text{ref}}$ before and after application of clamping bridge. Part of the power is dissipated in resistances of clamping bridges, which justifies the increase in the amplitude of the current. 0.1A band hysteresis controlled three-level rectifier allows maintaining rectifier current $i_{\text{rec}10}$ around its sinusoidal reference $i_{\text{rec}10\text{ref}}$ as shown in Fig. 16.b. Fig. 17 displays spectral analysis of this current with 1.3% total harmonic distortion.
Fig. 18 illustrates source current $i_s1$ which is the sum of current drawn by speed variator $i_{cas1}$ and first phase rectifier current $i_{rec10}$ before harmonic current compensation. This current presents a 53.41\% total harmonic distortion.
Instantaneous real and imaginary powers method is used to identify reference harmonic currents. Its algorithm is presented in Fig. 19.

Reference identified harmonic current $I_{f\text{ref}1}$ and output filter current $i_{f1}$ are almost superimposed as presented in Fig. 20.
Fig. 21.a presents main source voltage $V_{s1}$ and current $i_{s1}$ after harmonic current compensation. Spectral analysis is presented in Fig. 21.b. It is shown that source current is almost sinusoidal with THD less than 3% and unity power factor.

**Simulation parameters**

**Main source:**

$V_{ph−ph} = 4$kV, $R_{cc} = 0.0001\Omega$, $L_{cc} = 0.0009\text{H}$.

**Induction motor:**

$P_n = 1.2\text{MW}$, $\Omega_n = 1500\text{rpm}$, $T_n = 7.6\text{kNm}$, $V_{IM(ph−ph)} = 2300\text{V}$, $J = 46\text{kgm}^2$, $R_s = 0.0406\Omega$, $R_r = 0.0308\Omega$, $L_r = 0.0591\text{H}$, $L_s = 0.0591\text{H}$, $M = 0.0581\text{H}$.

**Active filter:**

$R_f = 0.01\Omega$, $L_f = 0.002\text{H}$, $f_c = 6\text{kHz}$.

**Clamping bridge of five-level APF:**

$U_{cref} = 2050\text{V}$, $C = 0.05\text{F}$, $R = 5\Omega$.

**Clamping bridge of three-level VSI:**

$U_{crefi} = 2350\text{V}$, $C = 0.005\text{F}$, $R = 5\Omega$.

**Three-level PWM rectifier:**

$U_{crefr} = 4.1\text{kV}$, $L_r = 0.1\text{H}$, $R_r = 0.001\Omega$, $\epsilon_k = 0.1\text{A}$.

6. Conclusion

In this paper, one studies the problem of unbalanced input capacitors DC voltages of five-level NPC shunt active power filter supplied by three-level PWM rectifier.

The modeling of the five-level NPC inverter shows that it is equivalent to four two-level inverters in series. The study of the instability problem of the input DC voltages of this converter shows that its different input voltages are not stables, which implies a bad harmonic current compensation.

To solve this instability problem, one proposes to use a clamping bridge filter to improve input DC voltages balance. In spite of this solution, the output voltages of three-level rectifier are not constant. To remedy to this problem, one proposes the feedback control of its output voltages. The application of the proposed feedback control algorithm to the rectifier shows a good voltage tracking.

Feedback control algorithm of the rectifier associated with clamping bridge filter makes stable the input DC voltages of five-level APF. Stable DC bus supply of sliding
mode controlled five-level NPC shunt APF allows getting low-harmonic content network currents with THD less than 3% and unity power factor. The obtained results show that the proposed solution allows using this topology to compensate the harmonic current and reactive power in high power utilities.

References


